Part Number Hot Search : 
88E11 3N20D 101MM B2003RU DTA144E SL1613 CSNE33 TPS56300
Product Description
Full Text Search
 

To Download SC1158 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PROGRAMMABLE SYNCHRONOUS DC/DC CONTROLLER FOR ADVANCED PROCESSORS
Preliminary - August 7, 2000
SC1158
TEL:805-498-2111 FAX:805-498-3804 WEB:http://www.semtech.com
DESCRIPTION
The SC1158 is a low-cost, full featured, synchronous voltage-mode controller designed for use in single ended power supply applications where efficiency is of primary concern. Synchronous operation allows for the elimination of heat sinks in many applications. The SC1158 is ideal for implementing DC/DC converters needed to power advanced microprocessors such as Pentium(R) ll and K6-2. Internal level-shift, high-side drive circuitry, and preset shoot-thru control, allows for use of inexpensive N-channel power switches. SC1158 features include an integrated 4-bit VID DAC, temperature compensated voltage reference, triangle wave oscillator, current limit comparator, frequency shift over-current protection, and an internally compensated error amplifier. The SC1158 operates at a fixed 140KHz, providing an optimum compromise between efficiency, external component size, and cost.
FEATURES *= Low cost / full featured *= Synchronous operation *= 4 Bit VID DAC programmable output *= Meets Intel VRM8.2 (Pentium(R) II) high range *= 1.5% Reference APPLICATIONS *= Pentium(R) II, K6-2 Core Supplies *= Multiple Microprocessor Supplies *= Voltage Regulator Modules (VRM) *= Programmable Power Supplies *= High Efficiency DC/DC Conversion ORDERING INFORMATION
DEVICE
(1)
(1% tolerance)
PACKAGE
(2)
TEMP. RANGE (TJ) 0 - 125C
SC1158CS.TR
SO-16NB
Note: (1) Only available in tape and reel packaging. A reel contains 2500 devices. (2) "NB" indicates 150 MIL body.
PIN CONFIGURATION BLOCK DIAGRAM
Top View
REF
VCC
CS-
CS+
SHUTDOWN
CURRENT LIMIT REF
BSTH
70mV
+ LEVEL SHIFT AND HIGH SIDE DRIVE
VID3 VID2 VID1 VID0 VOSENSE
D/A
DH
+ ERROR AMP +
R
OSCILLATOR
Q S
SHOOT-THRU CONTROL
GND
BSTL
(16-Pin SOIC)
SYNCHRONOUS MOSFET DRIVE
DL
PGND
Pentium is a registered trademark of Intel Corporation
1
(c) 2000 SEMTECH CORP.
652 MITCHELL ROAD NEWBURY PARK CA 91320
PROGRAMMABLE SYNCHRONOUS DC/DC CONTROLLER FOR ADVANCED PROCESSORS
Preliminary - August 7, 2000
SC1158
ABSOLUTE MAXIMUM RATINGS
Parameter VCC to GND PGND to GND BST to GND Thermal Resistance Junction to Case Thermal Resistance Junction to Ambient Operating Temperature Range Storage Temperature Range Lead Temperature (Soldering) 10 sec ESD Rating (Human Body Model) Symbol VIN Maximum -0.3 to 7 1 -0.3 to 15 30 130 0 to 70 -65 to +150 300 1.5 Units V V V C/W C/W C C C kV
JC JA TA TSTG TLEAD ESD
ELECTRICAL CHARACTERISTICS
Unless specified: VCC = 4.75V to 5.25V; GND = PGND = 0V; FB = VO; 0mV < (CS(+) - CS(-)) < 60mV; TJ = 25oC PARAMETER Output Voltage Supply Voltage Supply Current Load Regulation Line Regulation Gain (AOL) Current Limit Voltage Oscillator Frequency Buffered Reference Voltage Oscillator Max Duty Cycle DH Sink/Source Current DL Sink/Source Current Dead Time VID Pin Source current NOTE: (1) Specification refers to application circuit (Figure 1.). (2) This device is ESD sensitive. Use of standard ESD handling precautions is required. VIDx < 2.4V BSTH - DH = 4.5V, DH - PGNDH = 3V BSTL - DL = 4.5V, DL - PGNDL = 3V IREF =1mA 90 1 1 50 30 100 100 VCC VCC = 5.0 IO = 0.3A to 15A All VID codes VOSENSE to VO 60 125
(1) (1)
CONDITIONS
MIN
TYP See Table 1.
MAX
UNITS
4.5 8 1 +0.15 35 70 140 1.25 95
7 15
V mA % % dB
80 155
mV kHz V % A A ns uA
2 (c) 2000 SEMTECH CORP. 652 MITCHELL ROAD NEWBURY PARK CA 91320
PROGRAMMABLE SYNCHRONOUS DC/DC CONTROLLER FOR ADVANCED PROCESSORS
Preliminary - August 7, 2000
SC1158
PIN DESCRIPTION
Pin # 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 NOTE: (1) All logic level inputs and outputs are open collector TTL compatible. Pin Name GND REF VCC CS(-) CS(+) PGND DH DL BSTL BSTH SHUTDOWN VOSENSE VID3 VID2 VID1 VID0
(1) (1) (1) (1)
Pin Function Small Signal Analog and Digital Ground Buffered Reference output Chip Supply Voltage Current Sense Input (negative) Current Sense Input (positive) Power Ground for High and Low Side Drivers High Side Driver Output Low Side Driver Output Vcc for Low Side Driver (Boost) Vcc for High Side Driver (Boost) Logic Low shuts down the converter; High or open for normal operation. Top end of internal feedback chain Programming Input (MSB) Programming Input Programming Input Programming Input (LSB)
PIN CONFIGURATION
3 (c) 2000 SEMTECH CORP. 652 MITCHELL ROAD NEWBURY PARK CA 91320
PROGRAMMABLE SYNCHRONOUS DC/DC CONTROLLER FOR ADVANCED PROCESSORS
Preliminary - August 7, 2000
SC1158
OUTPUT VOLTAGE TABLE
Unless specified: VCC = 4.75V to 5.25V; GND = PGND = 0V; FB = VO; 0mV < (CS(+) - CS(-)) < 60mV; TJ = 0C to 85C PARAMETER Output Voltage(1) CONDITIONS IO = 2A in Application Circuit (Figure 1) VID 3210 1111 1110 1101 1100 1011 1010 1001 1000 0111 0110 0101 0100 0011 0010 0001 0000 MIN 1.980 2.079 2.178 2.277 2.376 2.475 2.574 2.673 2.772 2.871 2.970 3.069 3.168 3.267 3.366 3.465 TYP 2.000 2.100 2.200 2.300 2.400 2.500 2.600 2.700 2.800 2.900 3.000 3.100 3.200 3.300 3.400 3.500 MAX 2.020 2.121 2.222 2.323 2.424 2.525 2.626 2.727 2.828 2.929 3.030 3.131 3.232 3.333 3.434 3.535 UNITS V
THEORY OF OPERATION
The voltage at the VOSENSE pin is applied, through the internal precision resistor feedback chain, to the inverting input of the error amplifier. The non-inverting input of the error amplifier is supplied with a DC voltage derived by the DAC from the internal trimmed bandgap voltage reference. The output of the error amplifier is compared to the triangular output of the internal oscillator to generate a fixed frequency, variable duty cycle pulse train. The internal oscillator uses an on-chip capacitor and precision trimmed current sources to set the frequency to 140 kHz. The generated pulse train is gated with the output of the current limit latch and the inhibit signal to produce a drive signal for the upper FET. It is also inverted to produce a drive signal for the lower FET. These FET drive signals are modified by the "shoot-through control" circuitry so that the top FET turn-on is delayed until the bottom FET has turned off, and visa-versa. The current limit latch is set (ending the upper FET drive pulse early) if the current limit comparator indicates an overcurrent condition. The latch is reset at the start of each oscillator period.
4 (c) 2000 SEMTECH CORP. 652 MITCHELL ROAD NEWBURY PARK CA 91320
PROGRAMMABLE SYNCHRONOUS DC/DC CONTROLLER FOR ADVANCED PROCESSORS
Preliminary - August 7, 2000
SC1158
OUTLINE DRAWING SO-16
Jedec MS-012AC
LAND PATTERN SO-16
ECN00-1243
5 (c) 2000 SEMTECH CORP. 652 MITCHELL ROAD NEWBURY PARK CA 91320


▲Up To Search▲   

 
Price & Availability of SC1158

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X